

# EDK 9.2 MicroBlaze Tutorial in Virtex-4

# **Objectives**

This tutorial will demonstrate process of creating and testing a MicroBlaze system design using the Embedded Development Kit (EDK). The tutorial contains these sections:

- System Requirements
- MicroBlaze System Description
- Tutorial Steps

The following steps are described in this tutorial:

- Starting XPS
- Using the Base System Builder Wizard
- Create or Import IP Peripheral
- Design Modification using Platform Studio
- Implementing the Design
- Defining the Software Design
- Downloading the Design
- Debugging the Design
- Performing Behavioral Simulation of the Embedded System

## **System Requirements**

You must have the following software installed on your PC to complete this tutorial:

Windows 2000 SP2/Windows XP

Note: This tutorial can be completed on Linux or Solaris, but the screenshots and directories illustrated in this tutorial are based on the Windows Platform.

- EDK 9.2i or later
- ISE 9.2i sp1 or later
- Familiarity with steps in the Xilinx ISE 9 In-Depth Tutorial http://www.xilinx.com/support/techsup/tutorials/tutorials9.htm

In order to download the completed processor system, you must have the following hardware:

Xilinx ML403 Evaluation Platform (XC4FX12 FF668)



- Xilinx Parallel -4 Cable used to program and debug the device
- Serial Cable
   I HAVE NO HARDWARE!!

Note: It should be noted that other hardware could be used with this tutorial. However, the completed design has only been verified on the board specified above. The following design changes are required:

- Update pin assignments in the system.ucf file
- Update board JTAG chain specified in the download.cmd

# **MicroBlaze System Description**

In general, to design an embedded processor system, you need the following:

- Hardware components
- Memory map
- Software application

## **Tutorial Design Hardware**

The MicroBlaze (MB) tutorial design includes the following hardware components:

- MicroBlaze
- Local Memory Bus (LMB) Bus
  - ♦ LMB\_BRAM\_IF\_CNTLR
  - ♦ BRAM\_BLOCK
- PLB Bus

倒霉的Vertex-4只有PLB总线,没有AXI......

- MDM
- ♦ XPS\_UARTLITE
- ♦ 3 XPS\_GPIOs
- ♦ XPS\_MCH\_EMC

## **Tutorial Design Memory Map**

The following table shows the memory map for the tutorial design as created by Base System Builder.



| Device       | Address     |             | Size      | Comment                |
|--------------|-------------|-------------|-----------|------------------------|
|              | Min         | Max         | Size      | Comment                |
| LMB_BRAM     | 0x0000_0000 | 0x0000_1FFF | 8K bytes  | LMB Memory             |
| MDM          | 0x8440_0000 | 0x8440_FFFF | 64K bytes | debug_module           |
| XPS_UARTLITE | 0x8400_0000 | 0x8400_FFFF | 64K bytes | Serial Output          |
| XPS_GPIO     | 0x8140_0000 | 0x8140_FFFF | 64K bytes | LEDs_4Bit              |
| XPS_GPIO     | 0x8142_0000 | 0x8142_FFFF | 64K bytes | LEDs_Positions         |
| XPS_GPIO     | 0x8144_0000 | 0x8144_FFFF | 64K bytes | Push_Bottons_Positions |
| XPS_MCH_EMC  | 0x8410_0000 | 0x841F_FFFF | 1M bytes  | SRAM_256Kx32           |

Table 1: Tutorial Design Memory Map

# **Tutorial Steps**

#### SetUp

ML403 board with a RS-232 terminal connected to the serial port and configured for 57600 baud, with 8 data bits, no parity and no handshakes.

#### Creating the Project File in XPS

The first step in this tutorial is using the Xilinx Platform Studio (XPS) to create a project file. XPS allows you to control the hardware and software development of the MicroBlaze system, and includes the following:

- · An editor and a project management interface for creating and editing source code
- Software tool flow configuration options

You can use XPS to create the following files:

- Project Navigator project file that allows you to control the hardware implementation flow
- Microprocessor Hardware Specification (MHS) file

Note: For more information on the MHS file, refer to the "Microprocessor Hardware Specification (MHS)" chapter in the Platform Specification Format Reference Manual.

Microprocessor Software Specification (MSS) file

Note: For more information on the MSS file, refer to the "Microprocessor Software Specification (MSS)" chapter in the Platform Specification Format Reference Manual..

XPS supports the software tool flows associated with these software specifications. Additionally, you can use XPS to <u>custo</u>mize software libraries, drivers, and interrupt handlers, and to compile your programs.



#### **Starting XPS**

- To open XPS, select Start → Programs → Xilinx Platform Studio 9.2i → Xilinx Platform Studio
- Select Base System Builder Wizard (BSB) to open the Create New Project Using BSB Wizard dialog box shown in Figure 1.
- Click *Ok*.
- Use the Project File Browse button to browse to the folder you want as your project directory.
- Click Open to create the system.xmp file then Save.
- Click **Ok** to start the BSB wizard.

Note: XPS does not support directory or project names which include spaces.



Figure 1: Create New Project Using Base System Builder Wizard

## Defining the System Hardware

#### MHS and MPD Files

The next step in the tutorial is defining the embedded system hardware with the Microprocessor Hardware Specification (MHS) and Microprocessor Peripheral Description (MPD) files.

#### MHS File

The Microprocessor Hardware Specification (MHS) file describes the following:

- Embedded processor: either the soft core MicroBlaze processor or the hard core PowerPC (only available in Virtex-II Pro and Virtex-4 FX devices)
- Peripherals and associated address spaces



- Buses
- Overall connectivity of the system

The MHS file is a readable text file that is an input to the Platform Generator (the hardware system building tool). Conceptually, the MHS file is a textual schematic of the embedded system. To instantiate a component in the MHS file, you must include information specific to the component.

#### MPD File

Each system peripheral has a corresponding MPD file. The MPD file is the symbol of the embedded system peripheral to the MHS schematic of the embedded system. The MPD file contains all of the available ports and hardware parameters for a peripheral. The tutorial MPD file is located in the following directory:

\$XILINX EDK/hw/XilinxProcessorlPLib/pcores/<peripheral name>/data

Note: For more information on the MPD and MHS files, refer to the "Microprocessor Peripheral Description (MPD)" and "Microprocessor Hardware Specification (MHS)" chapters in the Embedded System Tools Guide.

EDK provides two methods for creating the MHS file. Base System Builder Wizard and the Add/Edit Cores Dialog assist you in building the processor system, which is defined in the MHS file. This tutorial illustrates the Base System Builder.

## **Using the Base System Builder Wizard**

Use the following steps to create the processor system:

- In the Base System Builder Select "I would like to create a new design" then click Next.
- In the Base System Builder Select Board Dialog select the following, as shown in Figure 2:
  - ♦ Board Vendor: Xilinx
  - ♦ Board Name: Virtex 4 ML403 Evaluation Platform
  - ♦ Board Revision: 1





Figure 2: BSB: Select a Board

- Click **Next**. Select the MicroBlaze .
- Click **Next**. You will now specify several processor options as shown in Figure 3:





Figure 3: Configure Processor

The following is an explanation of the settings specified in Figure 3:

- System Wide Setting:
  - Reference clock frequency: This is the on board frequency of the clock.
  - Processor-Bus clock frequency: This is the frequency of the clock driving the processor system.
- Processor Configuration:
  - ♦ Debug I/F:
    - On-Chip H/W Debug module: When the H/W debug module is selected; a PLB MDM module is included in the hardware system. This introduces hardware intrusive debugging with no software stub required. This is the recommended way of debugging for MicroBlaze system.
    - XMD with S/W Debug stub: Selecting this mode of debugging interface introduces a software intrusive debugging. There is a 1200-byte stub that is located at 0x00000000. This stub



communicates with the debugger on the host through the JTAG interface of the PLB MDM module.

No Debug: No debug is turned on.

Note: For more information about the Xilinx Microprocessor Debugger (XMD), refer to the Xilinx Microprocessor Debugger (XMD) chapter in the Embedded System ToolsReference Manual.

- ♦ Users can specify the size of the local instruction and data memory.
- Cache setup:
  - No Cache: No caching will be used
  - Enable cache link: Caching will be used through the FSL bus
- ♦ You can also specify the use of the floating point unit (FPU).
- Click Next.

Select the peripheral subset as shown in Figure 4 and Figure 5. It should be noted that the number of peripheral shown on each dialog box is dynamic based upon your computers resolution.

Note: The Baud rate for the XPS UARTLITE must be updated to 57600.





Figure 4: Configure I/O Interfaces

- XPS UARTLITE baudrate →57600
- LEDs\_Positions →select
- Push\_Buttons\_Positions →select
- Click Next





Figure 5: Configure Additional I/O Interfaces

- Push\_Buttoms\_Position→select
- IIC\_EEPROM →deselect
- SysACE\_CompactFlash →deselect
- DDR\_SDRAM\_64Mx 32 →deselect
- Click Next

10





Figure 6: Configure Additional I/O Interfaces

- Ethernet\_Mac →deselect
- TriMode\_Mac\_GMII →deselect
- SRAM\_256x 32 →select
- FLASH\_2Mx 32 →deselect
- Click **Next** through the Add Internal Peripherals page as we will not add any in this example.

This completes the hardware specification and we will now configure the software settings.

Using the Software Setup dialog box as shown in Figure 7, specify the following software settings:



- Standard Input (STDIN) → RS232
- Standard Output (STDOUT) → RS232
- Sample Application Selection → Memory Test



Figure 7: Software Setup

Click Next.





Figure 8: Configure Memory Test Application

Using the Configure Memory Test Application dialog box as shown in Figure 8, specify the following software settings:

- Instructions → ilmb\_cntlr
- Data → dlmb\_cntlr
- Stack/Heap → dlmb\_cntlr
- Click Next.



The completed system including the memory map will be displayed as shown in Figure 9. Currently the memory map cannot be changed or updated in the BSB. If you want to change the memory map you can do this in XPS.



Figure 9: Completed Processor System

Click Generate and then Finish, to complete the design.



Select Start Using Platform Studio and click OK.

#### Review

The Base System Builder Wizard has created the hardware and software specification files that define the processor system. When we look at the project directory, shown in Figure 10, we see these as system.mhs and system.mss. There are also some directories created.

- data contains the UCF (user constraints file) for the target board.
- <u>etc</u> contains <u>system settings for JTAG configuration on</u> the board that is used when downloading the bit file and the default parameters that are passed to the ISE tools.
- pcores is empty right now, but is utilized for custom peripherals.
- TestApp\_Memory contains a user application in C code source, for testing the memory in the system.



Figure 10: Project Directory



#### **Project Options**

To see the project options that Base System Builder has configured select: **Project** → **Project Options**. As shown in Figure 11, the device information is specified.



Figure 11: Project Options - Device and Repository

Select: *Hierarchy and Flow*. This window is shown in Figure 12. This window provides the opportunity to export the processor system into an ISE project as either the top level system or a sub-module design.





Figure 12: Project Options - Hierarchy and Flow

# **Create or Import IP Peripheral**

One of the key advantages of building an embedded system in an FGPA is the ability to include customer IP and interface that IP to the processor. This section of the tutorial will walk through the steps necessary to include a custom IP core.

- In XPS, select Hardware → Create or Import Peripheral... to open the Create and Import Peripheral
   Wizard.
- Click Next. Select Create templates for a new peripheral.

By default the new peripheral will be stored in the project\_directory/pcores directory. This enables XPS to find the core for utilization during the embedded system development.

• Click **Next**. In the Create Peripheral – Name and Version dialog, enter custom\_ip as the name of the peripheral. This is shown in Figure 13.





Figure 13: Create Peripheral - Name and Version

- Click **Next**. In the Create Peripheral Bus Interface dialog, select Processor Local Bus(PLB v4.6), as this is the bus to which the new peripheral will be connected.
- Click Next. The Create Peripheral IPIF Services dialog enables the selection of several services. For additional information regarding each of these services, select More Info. Select the User logic S/W register support option.





Figure 14: Create Peripheral - IPIF Services

- Click Next. In Slave interface, do not change anything
- Click Next In the Create Peripheral User S/W Register dialog, change the Number of software accessible registers to 4.





Figure 15: Create Peripheral - User S/W Register

- Click **Next**. In the Create Peripheral IP Interconnect (IPIC).
- Click Next. In the Create Peripheral (OPTIONAL) Peripheral Simulation Support dialog, a Bus
  Functional Model (BFM) simulation environment can be generated. This tutorial will not cover BFM
  simulation. Leave the option unchecked.
- Click Next. In the Create Peripheral (OPTIONAL) Peripheral Implementation Support dialog, uncheck
  the Generate ISE and XST project files to help you implement the peripheral using XST flow.
- Click Next and then Finish.

The Create or Import Peripheral Wizard creates a new directory called custom\_ip\_v1\_00\_a in the pcores directory. This new directory contains the following:





Figure 16: Custom IP Directory Structure

The following is a description of the files located in each directory:

HDL source file(s)

- MB\_tutorial\pcores\custom\_ip\_v1\_00\_a\hdl
  - vhdl\custom\_ip.vhd

This is the template file for your peripheral's top design entity. It configures and instantiates the corresponding IPIF unit in the way you indicated in the wizard GUI and connect it to the stub user logic where the user logic should get implemented. You are not expected to modify this template file except in certain marked places for adding user specific generics and ports.

vhdl\user\_logic.vhd

This is the template file for the stub user logic design entity, either in VHDL or Verilog, where the actual functionalities should get implemented. Some sample code may be provided for demonstration purpose.

- XPS interface file(s)
- ♦ MB\_tutorial\pcores\ custom\_ip\_v1\_00\_a\data
  - custom\_ip\_v2\_1\_0.mpd

This Microprocessor Peripheral Description file contains interface information of your peripheral so that other EDK tools can recognize the peripheral.

custom\_ip\_v2\_1\_0.pao

This Peripheral Analysis Order file defines the analysis order of all the HDL source files that are used to compile your peripheral.

Driver source file(s)

MB\_tutorial\drivers\ custom\_ip\_v1\_00\_a\src:

custom\_ip.h

This is the software driver header template file, which contains address offsets of software addressable registers in your peripheral, as well as some common masks, simple register access macros and function declarations.

custom\_ip.c



This is the software driver source template file to define all applicable driver functions.

custom\_ip\_selftest.c

This is the software driver self test example file which contain self test example code to test various hardware features of your peripheral.

makefile

This is the software driver makefile to compile drivers.

Now that the template has been created, the user\_logic.vhd file must be modified to incorporate the custom IP functionality.

- Open user\_logic.vhd. Currently the code provides an example of reading and writing to four 32-bit registers. For the purpose of this tutorial, this code will not be modified.
- Close user\_logic.vhd

In order for XPS to add the new custom IP core to the design, the pcores directory must be rescanned. This can be accomplished by selecting **Project**  $\rightarrow$  **Rescan User Repositories**. XPS also automatically rescans the pcores directory when the project is opened.



#### **Design Modification using Platform Studio**

Once a design has been created with the Base System Builder, it can be modified from within the System Assembly view.



Figure 17: System Assembly View

Double clicking on any of the IP's listed in the System Assembly View allows modification of that particular IP. The System Assembly View has the following tabs:

<u>Bus Interfaces</u>: With the Bus Interface activated, the patch panel to the left of the System Assembly View gets activated. The bus connectivity of the core is shown when the hierarchy of the IP is expanded.

<u>Ports</u>: With this filter on, the port connections appear when the hierarchy of the IP is expanded. You need to activate this filter to be able to add external ports.

<u>Addresses</u>: The IP's addresses can be viewed when expanding the IP. This is where you can generate addresses for the IP's.

The IP Catalog tab shows all of the IP that is available to use in the EDK project. To add new IP:



- Bring the IP Catalog tab forward.
- Expand the Project Repository hierarchy
- Drag and drop the IP into the System Assembly View or double click on the IP.



Figure 18: Inserting IP

With the Bus Interfaces tab brought forward:

- Press the Connection Filter button and select All
- Expand the custom\_ip\_0 instance
- Highlite the slave PLB connection (SPLB)
- Select the No Connection pull down menu and change it to mb\_plb





Figure 19: Modifying bus connections

- Now select the Ports tab
- Press the Filters button and select All
- Expand the custom\_ip\_0 instance
- Highlite the SPLB\_Clk port
- Select the pull down menu and change the clock connection to sys\_clk\_s



Figure 20: Changing port connections

Note: Right clicking on the Name column in the System Assembly View provides more filtering options.



Select the Addresses tab to define an address for the newly added custom\_ip peripheral. The address can be assigned by entering the Base Address or the tool can assign an address. For the purpose of this tutorial, the tool will be used to assign an address.

- Change the size if the dlmb\_cntlr and ilmb\_cntlr to 16K.
- Click Generate Addresses.

A message in the console window will state that the address map has been generated successfully. The design is now ready to be implemented.

26



#### Implementing the Design

Now that the hardware has been completely specified in the MHS file, you can run the Platform Generator. Platform Generator elaborates the MHS file into a hardware system consisting of NGC files that represent the processor system. Then the Xilinx ISE tools will be called to implement the design for the target board. To generate a netlist and create the bit file, follow these steps:

- Start ISE by selecting Start → Programs → Xilinx ISE 9.2i → Project Navigator.
- In ISE, select *File* → *New Project* to create a new Project Navigator project.
- In the New Project dialog box shown in Figure, browse to the XPS project directory and then enter the Project Name, project\_navigator.



Figure 21: ISE New Project

Click Next. Configure the Device and Design flow as shown in Figure 22. It should be noted that these
settings need to be consistent with the XPS project settings.





Figure 22: New Project - Device and Design Flow

- Click Next. ISE has the ability to add an XPS project file as a new source file. However, the tutorial will
  not cover this aspect.
- Browse up into the XPS project and add the system.xmp in the New Project Wizard Add Existing Sources dialog window.
- Deselect the Copy to Project checkbox
- Click Next
- Click Finish
- Click OK
- Select the system.xmp source file and double click on the View HDL Instantiation Template.

Once the process has completed the editor window will contain the instantiation template called system.vhl.

 In ISE, select Project → New Source. Select VHDL module and name it system\_stub.vhd in the project\_navigator directory. Then instantiate the system.vhi into system\_stub.vhd:



```
entity system_stub is
   PORT (
      fpga_0_RS232_Uart_RX_pin : IN std_logic;
      sys_clk_pin : IN std_logic;
      sys_rst_pin : IN std_logic;
      fpga_0_LEDs_4Bit_GPI0_I0_pin : INOUT std_logic_vector(0 to 3);
      fpqa 0 LEDs Positions GPIO IO pin : INOUT std logic vector(0 to 4);
      fpga_0_Push_Buttons_Position_GPIO_IO_pin : INOUT std_logic_vector(0 to
4);
      fpga_0_SRAM_256Kx32_Mem_DQ_pin : INOUT std_logic_vector(0 to 31);
      fpga_0_RS232_Uart_TX_pin : OUT std_logic;
      fpga_0_SRAM_256Kx32_Mem_A_pin : OUT std_logic_vector(9 to 29);
      fpga_0_SRAM_256Kx32_Mem_BEN_pin : OUT std_logic_vector(0 to 3);
      fpga_0_SRAM_256Kx32_Mem_WEN_pin : OUT std_logic;
      fpga 0 SRAM 256Kx32 Mem OEN pin : OUT std logic vector(0 to 0);
      fpga 0 SRAM 256Kx32 Mem CEN pin : OUT std logic vector(0 to 0);
      fpga_0_SRAM_256Kx32_Mem_ADV_LDN_pin : OUT std_logic;
      fpga_0_SRAM_CLOCK : OUT std_logic
      );
end system_stub;
architecture Behavioral of system_stub is
COMPONENT system
   PORT(
      fpga_0_RS232_Uart_RX_pin : IN std_logic;
      sys_clk_pin : IN std_logic;
      sys_rst_pin : IN std_logic;
      fpqa 0 LEDs 4Bit GPIO IO pin : INOUT std logic vector(0 to 3);
      fpga_0_LEDs_Positions_GPIO_IO_pin : INOUT std_logic_vector(0 to 4);
      fpga_0_Push_Buttons_Position_GPIO_IO_pin : INOUT std_logic_vector(0 to
4);
      fpga_0_SRAM_256Kx32_Mem_DQ_pin : INOUT std_logic_vector(0 to 31);
      fpga_0_RS232_Uart_TX_pin : OUT std_logic;
      fpga_0_SRAM_256Kx32_Mem_A_pin : OUT std_logic_vector(9 to 29);
      fpga 0 SRAM 256Kx32 Mem BEN pin : OUT std logic vector(0 to 3);
      fpga 0 SRAM 256Kx32 Mem WEN pin : OUT std logic;
      fpga_0_SRAM_256Kx32_Mem_OEN_pin : OUT std_logic_vector(0 to 0);
      fpga_0_SRAM_256Kx32_Mem_CEN_pin : OUT std_logic_vector(0 to 0);
      fpga_0_SRAM_256Kx32_Mem_ADV_LDN_pin : OUT std_logic;
      fpga_0_SRAM_CLOCK : OUT std_logic
```



```
);
   END COMPONENT;
begin
Inst_system: system PORT MAP(
fpga_0_RS232_Uart_RX_pin => fpga_0_RS232_Uart_RX_pin ,
fpga_0_RS232_Uart_TX_pin => fpga_0_RS232_Uart_TX_pin ,
fpga_0_LEDs_4Bit_GPIO_IO_pin => fpga_0_LEDs_4Bit_GPIO_IO_pin ,
fpga_0_LEDs_Positions_GPIO_IO_pin => fpga_0_LEDs_Positions_GPIO_IO_pin,
fpga_0_Push_Buttons_Position_GPIO_IO_pin =>
fpga_0_Push_Buttons_Position_GPIO_IO_pin,
fpga_0_SRAM_256Kx32_Mem_A_pin => fpga_0_SRAM_256Kx32_Mem_A_pin,
fpga_0_SRAM_256Kx32_Mem_BEN_pin => fpga_0_SRAM_256Kx32_Mem_BEN_pin ,
fpga_0_SRAM_256Kx32_Mem_WEN_pin => fpga_0_SRAM_256Kx32_Mem_WEN_pin,
fpga_0_SRAM_256Kx32_Mem_DQ_pin => fpga_0_SRAM_256Kx32_Mem_DQ_pin,
fpga_0_SRAM_256Kx32_Mem_OEN_pin => fpga_0_SRAM_256Kx32_Mem_OEN_pin ,
fpga_0_SRAM_256Kx32_Mem_CEN_pin => fpga_0_SRAM_256Kx32_Mem_CEN_pin ,
fpga_0_SRAM_256Kx32_Mem_ADV_LDN_pin => fpga_0_SRAM_256Kx32_Mem_ADV_LDN_pin,
fpga_0_SRAM_CLOCK => fpga_0_SRAM_CLOCK ,
sys_clk_pin => sys_clk_pin,
sys_rst_pin => sys_rst_pin
   );
end Behavioral;
```



By creating system\_stub.vhd to the Project Navigator project the hierarchy is updated as shown in Figure 23.



Figure 23: Project Navigator Project Hierarchy

- In ISE, select Project → Add Source. Select the system.ucf file in the <xps\_project>\data directory.
- Select system\_stub.vhd and double click on Generate Programming File to implement the design and generate a bit file.

ISE will call XPS to generate the EDK to create the following directories:

- o hdl contains the VHDL files that define the processor system
- o implementation contains the NGC files
- synthesis contains the projects and information from synthesizing the files in the hdl directory to create those in the implementation directory

# **Defining the Software Design**

Now that the hardware design is completed, the next step is defining the software design. There are two major parts to software design, configuring the Board Support Package (BSP) and writing the software applications. The configuration of the BSP includes the selection of device drivers and libraries.

# Configuration of the BSP

Configuration of the BSP is done using the Software Platform Settings dialog. Inside of ISE, double click on the EDK project file to open up XPS. In XPS, select **Software**  $\rightarrow$  **Software Platform Settings...** This will open the Software Platform Settings dialog box as shown in Figure 24. The Software Platform Settings dialog box contains three views. Each view is used to control all aspects of the BSP creation.

 The Software Platform view allows the user to modify processor parameters, driver, operating system and libraries. The following Operating Systems are supported:



- Standalone
- o xilkernel
- o uclinux
- o nucleus

No changes are required in this view.



Figure 24: Software Platform Settings Dialog

• Select the OS and Libraries view as shown in Figure 25. This view allows the user to configure OS and library parameters. No changes are required.





Figure 25: OS and Libraries view

 Select the Drivers view. This view allows you to select the software versions for the peripherals in the system as shown in Figure 26. Notice that the driver version is independent of the HW version.



Figure 26: Drivers view

The Interrupt Handlers view allows you to modify the parameters for the interrupts. This project does not have any interrupts.

- Click OK.
- In XPS, select Software → Generate Libraries and BSPs to run LibGen and create the BSP which
  includes device drivers, libraries, configures the STDIN/STDOUT, and Interrupt handlers associated with
  the design.

LibGen creates the following directories in the microblaze\_0 directory, shown in Figure 27:

- o code: contains the compiled and linked application code in an ELF file
- o include: contains the header files for peripherals included in the design (such as xgpio.h and xuartlite.h)
- o lib: contains the library files (such as libc.a and libxil.a)
- o libsrc: contains the source files used to create libraries

Note: For more information on these files, refer to the Embedded System Tools Guide.





Figure 27: MicroBlaze Drivers Directories

#### **Building the User Application**

In EDK 9.2, XPS provides the ability for the user to create multiple software projects. These projects can include source files, header files, and linker scripts. Unique software projects allow the designer to specify the following options for each software project:

- o Specify compiler options
- o Specify which projects to compile
- o Specify which projects to download
- o Build entire projects

Software application code development can be managed by selecting the Applications tab as shown in Figure 28. The Base System Builder (BSB) generates a sample application which tests a subset of the peripherals included in the design.





Figure 28: Applications Tab

# Compiling the Code

Using the GNU GCC Compiler, compile the application code as follows:

Select Software → Build All User Applications to run mb-gcc. Mb-gcc compiles the source files.

```
xbash -q -c "cd /cygdrive/h/edktutorials/edk92/mb/MB_tutorial/; /usr/bin/make -f system.make TestApp_Memory_program; exi_mb-gcc -02 /cygdrive/h/edktutorials/edk92/mb/MB_tutorial/TestApp_Memory/src/TestApp_Memory.c -o TestApp_Memory/executable.mno-xl-soft-mul -mxl-pattern-compare -mcpu=v7.00.a -W1,-T -W1,/cygdrive/h/edktutorials/edk92/mb/MB_tutorial/TestApp_mb-size TestApp_Memory/executable.elf
text data bss dec hex filename
4336 508 2088 6932 1b14 TestApp_Memory/executable.elf
Done!
```

Figure 29: XPS Output Window - Software Compiled

# **Downloading the Design**

Now that the hardware and software designs are completed, the device can be configured. Follow these steps to download and configure the FGPA:



- Connect the host computer to the target board, including connecting the Parallel-JTAG cable and the serial cable.
- Start a hyperterminal session with the following settings:
  - com1 This is dependant on the com port your serial cable is connected to.
  - Bits per second:57600
  - o Data bits: 8
  - Parity: none
  - Stop bits:
  - o Flow control: none
- Connect the board power
- In ISE, Select system\_stub.vhd in the source window
- In the process window, double click on Update Bitstream with Processor Data
- In the process window, double click on Configure Device (iMPACT) under Generate Programming File
- With iMPACT, configure the FPGA using system\_stub\_download.bit located in the project\_navigator directory choosing to bypass all of the other chips in the JTAG chain
- Right click on the FPGA and select Program

After the configuration is complete, you should see a display similar to that in shown in Figure 30:



Figure 30: Hyperterminal Output



#### Debugging the Design 不存在的!!

Now that the device is configured, you can debug the software application directly via the MDM interface. GDB connects to the MicroBlaze core through the MDM and the Xilinx Microprocessor Debug (XMD) engine utility as



shown in Figure . XMD is a program that facilitates a unified GDB interface and a Tcl (Tool Command Language) interface for debugging programs and verifying microprocessor systems. The XMD engine is used with MicroBlaze and PowerPC GDB (mb-gdb & powerpc-eabi-gdb) for debugging. Mb-gdb and powerpc-eabi-gdb communicate with XMD using the remote TCP protocol and control the corresponding targets. GDB can connect to XMD on the same computer or on a remote Internet computer.

To debug the design, follow these steps:

- In XPS, select Debug → XMD Debug Options. The XMD Debug Options dialog box allows the user to specify the connections type and JTAG Chain Definition. Three connection types are available for MicroBlaze:
  - ♦ Simulator enables XMD to connect to the MicroBlaze ISS
  - Hardware enables XMD to connect to the MDM peripheral in the hardware
  - ◆ Stub enables XMD to connect to the JTAG UART or UART via XMDSTUB
  - ◆ Virtual platform enables a Virtual (C model) to be used (not covered in this tutorial)
- Verify that Hardware is selected.
- Select OK.
- Select **Debug** → **Launch XMD**.





Figure 31: XMD Window

- In XPS, select Debug → Launch Software Debugger to open the GDB interface.
- In GDB, select File → Target Settings to display the Target Selection dialog box as shown in Figure 32.
- Click *OK*.



Figure 32: GDB Target Selection

In GDB, select File → Open...



- Select executable.elf in the TestApp\_Memory directory. The C code is visible because the Create symbols for debugging (-g option) is selected by default in the compiler options.
- In GDB, select *File* → *Exit*.
- In the Applications window of XPS, double click on the Project: TestApp\_Memory label.
- In the Debug and Optimization tab set the Optimization Level to No Optimization
- Click OK.



Figure 33: Compiler Options

- Recompile the code
- Load the new executable.elf into GDB
- Select Run → Run

There is an automatic breakpoint at main. GDB allows you to single step the C or assembly code.



Note: The default values displayed in the Registers Window are in hex, while the values displayed in the Source Window are in decimal.

# Performing Behavioral Simulation of the Embedded System

Performing a behavioral simulation of the complete system, which includes the embedded processor system, is a powerful verification technique. In order to perform a behavioral simulation of the complete system in ISE, the simulation file for the embedded system must be generated.

First, increase the Baud rate of the UART so that simulation of the UART can happen more quickly. Remember to change the Baud rate value back to 57600 before downloading to the Xilinx ML403 Evaluation Platform

- In XPS double-click on the MHS file
- Change the value of PARAMETER C\_BAUDRATE to 3125000 (value of C\_CLK\_FREQ/32)
- Save the MHS file and close it
- XPS, select *Edit* → *Preferences...*
- Select Application Preferences

Browse to the precompiled EDK Library and Xilinx Library as shown in Figure 34. It should be noted that the paths will be different to match your system. For additional information on compiling the simulation libraries, refer to the Embedded System Tools Reference Manual Chapter 3, Simulation Model Generator.





Figure 34: Project Options - HDL and Simulation tab

- Click Ok.
- Select Simulation → Generate Simulation HDL Files. This will generate all of the EDK HDL Simulation files in the EDK\simulation\behavioral directory created by SimGen.
- Now that the EDK simulation files have been created, the ISE simulation environment can be created.
- In ISE, select system\_stub.vhd and double click on Create New Source in the Process Window.
- In the New Source dialog, select the source type as "VHDL Test Bench" and the File Name as "testbench"
- Click Next. Select system\_stub as the source file to which the testbench will be associated.
- Click Next and Finish.

Now select Behavioral Simulation in the Sources window as shown in Figure 35.





Figure 35: Behavioral Simulation View

Testbench.vhd will now open in the ISE Editor Window.

Scroll to the bottom of the file and remove the following code:

```
tb : PROCESS
BEGIN
    -- Wait 100 ns for global reset to finish
    wait for 100 ns;
    -- Place stimulus here
    wait; -- will wait forever
END PROCESS;
```

Add the following code:

```
tb_clk : PROCESS
    BEGIN
        sys_clk_pin <= '1'; wait for 10 ns;
        sys_clk_pin <= '0'; wait for 10 ns;
END PROCESS;

tb_reset : PROCESS
    BEGIN
        sys_rst_pin <= '0'; wait for 5 us;
        sys_rst_pin <= '1'; wait;
END PROCESS;

fpga_0_RS232_Uart_RX_pin <= fpga_0_RS232_Uart_TX_pin;</pre>
```

In order to populate the BRAMs with the TestApp\_Memory Application, a configuration statement must be created. Add the following after the end of the testbench architecture:



```
configuration testbench_vhd_conf of testbench_vhd is
  for behavior
   for uut: system_stub
      for Behavioral
        for Inst_system: system
           use configuration work.system_conf;
      end for;
   end for;
  end for;
end for;
end for;
end testbench_vhd_conf;
```

Save and close the testbench vhd file.

Select testbench.vhd in the ISE Source Window. Expand the ModelSim Simulator in the process window then right-click on the Simulate Behavioral Model and select Properties.

Change the simulation run time to 0ns, select Use Configuration Name and insert testbench\_vhd\_conf in the Configuration Name field as shown in Figure 36.



Figure 36: Loading the VHDL configuration

Click on the OK button.

Double-click on the Simulate Behavioral Model to simulate your processor design.

To see the output of the UART, type in the following command in the Modelsim console window:

```
add wave -radix ascii
/testbench_vhd/uut/inst_system/rs232_uart/rs232_uart/uartlite_core_i/uartlite_tx_i/f
ifo_dout
```

At the command prompt type "run 300us" to begin running the simulation. It will take several thousand uS to run the design to simulate the functionality of the design because of the printf routines. You should see a Modelsim wave form similar to the one shown in Figure 37.





Figure37: Simulation results

44